## INTEGRATED CIRCUITS

# DATA SHEET

# 74ABT16899 74ABTH16899

18-bit latched transceiver with 16-bit parity generator/checker (3-State)

Product specification Supersedes data of 1997 Mar 28 IC23 Data Handbook





# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899

#### **FEATURES**

- Symmetrical (A and B bus functions are identical)
- Selectable generate parity or "feed-through" parity for A-to-B and B-to-A directions
- Independent transparent latches for A-to-B and B-to-A directions
- Selectable ODD/EVEN parity
- Continuously checks parity of both A bus and B bus latches as ERRA and ERRB
- Open-collector ERR output
- Ability to simultaneously generate and check parity
- Can simultaneously read/latch A and B bus data
- Output capability: +64 mA/-32mA
- Latch-up protection exceeds 500mA per Jedec Std 17
- ESD protection exceeds 2000 V per MIL STD 883 Method 3015 and 200 V per Machine Model
- Power up 3-State
- Power-up reset
- Live insertion/extraction permitted
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs

#### **DESCRIPTION**

The 74ABT/H16899 is a 16-bit to 16-bit parity transceiver with separate transparent latches for the A bus and B bus. Either bus can generate or check parity. The parity bit can be fed-through with no change or the generated parity can be substituted with the SEL input.

Parity error checking of the A and B bus latches is continuously provided with ERRA and ERRB, even with both buses in 3-State.

The 74ABT/H16899 features independent latch enables for the A and B bus latches, a select pin for ODD/EVEN parity, and separate error signal output pins for checking parity.

#### **FUNCTIONAL DESCRIPTION**

The 74ABT/H16899 has three principal modes of operation which are outlined below. All modes apply to both the A-to-B and B-to-A directions.

Transparent latch, Generate parity, Check A and B bus parity: Bus A (B) communicates to Bus B (A), parity is generated and passed on to the B (A) Bus as BPAR (APAR). If LEA and LEB are High and the Mode Select (SEL) is Low, the parity generated from A0-A7 and B0-B7 can be checked and monitored by ERRA and ERRB. (Fault detection on both input and output buses.)

## Transparent latch, Feed-through parity, Check A and B bus parity:

Bus A (B) communicates to Bus B (A) in a feed-through mode if SEL is High. Parity is still generated and checked as ERRA and ERRB and can be used as an interrupt to signal a data/parity bit error to the CPU.

## Latched input, Generate/Feed-through parity, Check A (and B) bus parity:

Independent latch enables (LEA and LEB) allow other permutations of:

- Transparent latch / 1 bus latched / both buses latched
- Feed-through parity / generate parity
- Check in bus parity / check out bus parity / check in and out bus parity

#### QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL | UNIT |
|--------------------------------------|-------------------------------------------|-------------------------------------------------|---------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50pF; V_{CC} = 5V$                       | 2.7     | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to ERRA           | $C_L = 50pF; V_{CC} = 5V$                       | 5.0     | ns   |
| C <sub>IN</sub>                      | Input capacitance                         | V <sub>I</sub> = 0V or V <sub>CC</sub>          | 4       | pF   |
| C <sub>I/O</sub>                     | Output capacitance                        | Outputs disabled; $V_O = 0V$ or $V_{CC}$        | 7       | pF   |
| I <sub>CCZ</sub>                     | Quiescent aupply current                  | Outputs disabled; V <sub>CC</sub> =5.5V         | 500     | μΑ   |
| I <sub>CCL</sub>                     | Quiescent supply current                  | Output Low; V <sub>CC</sub> = 5.5V              | 10.5    | mA   |

#### ORDERING INFORMATION

| PACKAGES                     | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|------------------------------|-------------------|-----------------------|---------------|------------|
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABT16899 DL         | BT16899 DL    | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABT16899 DGG        | BT16899 DGG   | SOT364-1   |
| 56-Pin Plastic SSOP Type III | -40°C to +85°C    | 74ABTH16899 DL        | BH16899 DL    | SOT371-1   |
| 56-Pin Plastic TSSOP Type II | -40°C to +85°C    | 74ABTH16899 DGG       | BH16899 DGG   | SOT364-1   |

74ABT16899 74ABTH16899

### **PIN CONFIGURATION**



### **PIN DESCRIPTION**

| SYMBOL                       | PIN<br>NUMBER                                                    | NAME AND FUNCTION                          |
|------------------------------|------------------------------------------------------------------|--------------------------------------------|
| 1A0 - 1A7<br>2A0 - 2A7       | 3, 5, 6, 7, 8, 10, 11, 12<br>27, 25, 24, 23, 22, 20, 19, 18      | Latched A bus 3-State inputs/outputs       |
| 1B0 - 1B7<br>2B0 - 2B7       | 54, 52, 51, 50, 49, 47, 46, 45<br>30, 32, 33, 34, 35, 37, 38, 39 | Latched B bus 3-State inputs/outputs       |
| 1APAR<br>2APAR               | 13, 17                                                           | A bus parity 3-State input                 |
| 1BPAR<br>2BPAR               | 44, 40                                                           | B bus parity 3-State input                 |
| ODD/EVEN                     | 1                                                                | Parity select input (Low for EVEN parity)  |
| ŌEĀ, ŌEB                     | 2, 29                                                            | Output enable inputs (gate A to B, B to A) |
| SEL                          | 56                                                               | Mode select input (Low for generate)       |
| LEA, LEB                     | 55, 28                                                           | Latch enable inputs (transparent High)     |
| 1ERRA, 1ERRB<br>2ERRA, 2ERRB | 14, 43,<br>16, 41                                                | Error signal outputs (active-Low)          |
| GND                          | 4, 15, 26, 31, 42, 53                                            | Ground (0V)                                |
| V <sub>CC</sub>              | 9, 21, 36, 48                                                    | Positive supply voltage                    |

## 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899

### **LOGIC SYMBOL**



### PARITY AND ERROR FUNCTION TABLE

|     | INPU     | тѕ               |                     |                  | OUTPUTS |        |      |                           |
|-----|----------|------------------|---------------------|------------------|---------|--------|------|---------------------------|
| SEL | ODD/EVEN | xPAR<br>(A or B) | Σ of High<br>Inputs | xPAR<br>(B or A) | ERRt    | ERRr*  |      | PARITY MODES              |
| Н   | Н        | Н                | Even<br>Odd         | H<br>H           | H<br>L  | H<br>L | Odd  |                           |
| Н   | Н        | L                | Even<br>Odd         | L                | L<br>H  | L<br>H | Mode | Feed-through/check parity |
| Н   | L        | Н                | Even<br>Odd         | H<br>H           | L<br>H  | L<br>H | Even |                           |
| Н   | L        | L                | Even<br>Odd         | L<br>L           | H       | H<br>L | Mode |                           |
| L   | Н        | Н                | Even<br>Odd         | H<br>L           | H<br>L  | H<br>H | Odd  |                           |
| L   | Н        | L                | Even<br>Odd         | H<br>L           | L<br>H  | H<br>H | Mode | Generate parity           |
| L   | L        | Н                | Even<br>Odd         | L<br>H           | L<br>H  | H<br>H | Even |                           |
| L   | L        | L                | Even<br>Odd         | L<br>H           | H<br>L  | H<br>H | Mode |                           |

= High voltage level

Low voltage level

Transmit–if the data path is from A→B then <u>ERRt</u> is <u>ERRA</u> Receive–if the data path is from A→B then <u>ERRr</u> is <u>ERRB</u>

Blocked if latch is not transparent

### **BLOCK DIAGRAM**



### **FUNCTION TABLE**

|     | ı   | NPUTS | 5   |     | OPERATING MODE                                                                                    |
|-----|-----|-------|-----|-----|---------------------------------------------------------------------------------------------------|
| OEB | OEA | SEL   | LEA | LEB |                                                                                                   |
| Н   | Н   | Х     | Х   | Х   | 3-State A bus and B bus (input A & B simultaneously)                                              |
| Н   | L   | L     | L   | Н   | B  ightarrow A, transparent B latch, generate parity from B0 - B7, check B bus parity             |
| Н   | L   | L     | Н   | Н   | $B \rightarrow A$ , transparent A & B latch, generate parity from B0 - B7, check A & B bus parity |
| Н   | L   | L     | Х   | L   | B  ightarrow A, B bus latched, generate parity from latched B0 - B7 data, check B bus parity      |
| Н   | L   | Н     | Х   | Н   | B 	o A, transparent B latch, parity feed-through, check B bus parity                              |
| Н   | L   | Н     | Н   | Н   | B 	o A, transparent A & B latch, parity feed-through, check A & B bus parity                      |
| L   | Н   | L     | Н   | Х   | $A \rightarrow B$ , transparent A latch, generate parity from A0 - A7, check A bus parity         |
| L   | Н   | L     | Н   | Н   | $A \rightarrow B$ , transparent A & B latch, generate parity from A0 - A7, check A & B bus parity |
| L   | Н   | L     | L   | Х   | A  ightarrow B, A bus latched, generate parity from latched A0 - A7 data, check A bus parity      |
| L   | Н   | Н     | Н   | L   | A 	o B, transparent A latch, parity feed-through, check A bus parity                              |
| L   | Н   | Н     | Н   | Н   | A  ightarrow B, transparent A & B latch, parity feed-through, check A & B bus parity              |
| L   | L   | Х     | Х   | Х   | Output to A bus and B bus (NOT ALLOWED)                                                           |

H = High voltage level

L = Low voltage level

X = Don't care

# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899

### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -18          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -1.2 to +7.0 | V    |
| I <sub>OK</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | output in Off or High state | -0.5 to +5.5 | V    |
|                  | DC output ourrant              | output in Low state         | 128          | ^    |
| louт             | DC output current              | output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

#### **NOTES**

- Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
  device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to
  absolute-maximum-rated conditions for extended periods may affect device reliability.
- 2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 1505C.
- 3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            | LIM | ITS             | UNIT |
|------------------|--------------------------------------|-----|-----------------|------|
|                  |                                      | Min | Max             |      |
| V <sub>CC</sub>  | DC supply voltage                    | 4.5 | 5.5             | V    |
| VI               | Input voltage                        | 0   | V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |                 | V    |
| V <sub>IL</sub>  | Low-level Input voltage              |     | 0.8             | V    |
| I <sub>OH</sub>  | High-level output current            |     | -32             | mA   |
| I <sub>OL</sub>  | Low-level output current             |     | 64              | mA   |
| Δt/Δν            | Input transition rise or fall rate   | 0   | 5               | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range | -40 | +85             | °C   |

74ABT16899 74ABTH16899

#### DC ELECTRICAL CHARACTERISTICS

|                                    |                                            |                |                                                                     |             |                     | LIMITS |                    |                 | _    |  |
|------------------------------------|--------------------------------------------|----------------|---------------------------------------------------------------------|-------------|---------------------|--------|--------------------|-----------------|------|--|
| SYMBOL                             | PARAM                                      | ETER           | TEST CONDITIONS                                                     | Tai         | <sub>mb</sub> = +25 | S°C    | T <sub>amb</sub> = | : –40°C<br>85°C | UNIT |  |
|                                    |                                            |                |                                                                     | Min         | Тур                 | Max    | Min                | Max             |      |  |
| V <sub>IK</sub>                    | Input clamp volt                           | age            | V <sub>CC</sub> = 4.5V; I <sub>IK</sub> = -18mA                     |             | -0.7                | -1.2   |                    | -1.2            | ٧    |  |
|                                    |                                            |                | $V_{CC}$ = 4.5V; $I_{OH}$ = -3mA; $V_I$ = $V_{IL}$ or $V_{IH}$      | 2.5         | 3.1                 |        | 2.5                |                 | V    |  |
| $V_{OH}$                           | High-level outpu                           | ut voltage     | $V_{CC} = 5.0V$ ; $I_{OH} = -3mA$ ; $V_I = V_{IL}$ or $V_{IH}$      | 3.0         | 3.6                 |        | 3.0                |                 | ٧    |  |
|                                    |                                            |                | $V_{CC}$ = 4.5V; $I_{OH}$ = -32mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$   | 2.0         | 2.7                 |        | 2.0                |                 | ٧    |  |
| V <sub>OL</sub>                    | Low-level outpu                            | t voltage      | $V_{CC} = 4.5V$ ; $I_{OL} = 64mA$ ; $V_I = V_{IL}$ or $V_{IH}$      |             | 0.36                | 0.55   |                    | 0.55            | ٧    |  |
| V <sub>RST</sub>                   | Power-up output low voltage <sup>3</sup>   |                | $V_{CC} = 5.5V$ ; $I_O = 1mA$ ; $V_I = GND$ or $V_{CC}$             |             | 0.13                | 0.55   |                    | 0.55            | ٧    |  |
| I <sub>I</sub>                     | Input leakage                              | Control pins   | V <sub>CC</sub> = 5.5V; V <sub>I</sub> = GND or 5.5V                |             | ±0.2                | ±1.0   |                    | ±1.0            | μΑ   |  |
|                                    | current                                    | Data pins      | $V_{CC} = 5.5V; V_I = GND \text{ or } 5.5V$                         |             | ±1.0                | ±100   |                    | ±100            | μΑ   |  |
|                                    | Bushold current A or B inputs <sup>5</sup> |                | $V_{CC} = 4.5V; V_I = 0.8V$                                         | 75          |                     |        | 75                 |                 |      |  |
| I <sub>HOLD</sub>                  |                                            |                | $V_{CC} = 4.5V; V_I = 2.0V$                                         | -75         |                     |        | -75                |                 | μΑ   |  |
|                                    | 74ABTH16899                                |                | $V_{CC} = 5.5V; V_1 = 0 \text{ to } 5.5V$                           | ±500        |                     |        |                    |                 |      |  |
| I <sub>OFF</sub>                   | Power-off leaka                            | ge current     | $V_{CC}$ = 0.0V; $V_{O}$ or $V_{I \le}$ 4.5V                        |             | ±2.0                | ±100   |                    | ±100            | μΑ   |  |
| I <sub>PU</sub> /I <sub>PD</sub>   | Power-up/down output current <sup>4</sup>  | 3-State        | $V_{CC}$ = 2.1V; $V_O$ = 0.5V; $V_I$ = GND or $V_{CC}$              |             | ±5.0                | ±50    |                    | ±50             | μА   |  |
| I <sub>IH</sub> + I <sub>OZH</sub> | 3-State output H                           | High current   | $V_{CC} = 5.5V; V_O = 2.7V; V_I = V_{IL} \text{ or } V_{IH}$        |             | 2.0                 | 50     |                    | 50              | μА   |  |
| I <sub>IL</sub> + I <sub>OZL</sub> | 3-State output L                           | ow current     | $V_{CC} = 5.5V; V_{O} = 0.5V; V_{I} = V_{IL} \text{ or } V_{IH}$    |             | -2.0                | -50    |                    | -50             | μΑ   |  |
| I <sub>CEX</sub>                   | Output High lea                            | kage current   | $V_{CC}$ = 5.5V; $V_{O}$ = 5.5V; $V_{I}$ = GND or $V_{CC}$          |             | 2.0                 | 50     |                    | 50              | μΑ   |  |
| Io                                 | Output current <sup>1</sup>                |                | $V_{CC} = 5.5V; V_{O} = 2.5V$                                       | <b>-</b> 50 | -100                | -180   | -50                | -180            | mA   |  |
| Іссн                               |                                            |                | $V_{CC}$ = 5.5V; Outputs High, $V_I$ = GND or $V_{CC}$              |             | 0.5                 | 1      |                    | 1               | mA   |  |
| I <sub>CCL</sub>                   | Quiescent supp                             | ly current     | $V_{CC}$ = 5.5V; Outputs Low, $V_I$ = GND or $V_{CC}$               |             | 10.5                | 19     |                    | 19              | mA   |  |
| I <sub>CCZ</sub>                   | 1                                          |                | $V_{CC}$ = 5.5V; Outputs 3-State;<br>$V_{I}$ = GND or $V_{CC}$      |             | 0.5                 | 1      |                    | 1               | mA   |  |
| Δl <sub>CC</sub>                   | Additional supp input pin <sup>2</sup>     | ly current per | $V_{CC}$ = 5.5V; one input at 3.4V, other inputs at $V_{CC}$ or GND |             | 0.2                 | 1.5    |                    | 1.5             | mA   |  |

### NOTES:

- 1. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
- 2. This is the increase in supply current for each input at 3.4V.
- 3. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
- This parameter is valid for any V<sub>CC</sub> between 0V and 2.1V, with a transition time of up to 10msec. From V<sub>CC</sub> = 2.1V to V<sub>CC</sub> = 5V ± 10%, a transition time of up to 100µsec is permitted.
- 5. This is the bus hold overdrive current required to force the input to the opposite logic state.

# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899

### **AC CHARACTERISTICS**

GND = 0V;  $t_R$  =  $t_F$  = 2.5ns;  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

|                                      | , ip 218118, of 30pr, rig 30022                           |          |            |                                                                     | LIMITS     |                                          |                                         |      |
|--------------------------------------|-----------------------------------------------------------|----------|------------|---------------------------------------------------------------------|------------|------------------------------------------|-----------------------------------------|------|
| SYMBOL                               | PARAMETER                                                 | WAVEFORM | 1          | $\Gamma_{amb} = +25^{\circ}$ $V_{CC} = +5.0$ $C_L = 50$ $R_L = 500$ | 1          | V <sub>CC</sub> = +5<br>C <sub>L</sub> = | 0 to +85°C<br>5.0V ±10%<br>50pF<br>500Ω | UNIT |
|                                      |                                                           |          | Min        | Тур                                                                 | Max        | Min                                      | Max                                     |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An                 | 1        | 1.0<br>1.0 | 2.7<br>2.2                                                          | 4.5<br>3.5 | 1.0<br>1.0                               | 5.5<br>6.9                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to BPAR or Bn to APAR             | 2        | 2.5<br>2.5 | 4.9<br>5.0                                                          | 7.2<br>7.4 | 2.5<br>2.5                               | 8.8<br>8.7                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to ERRA or Bn to ERRB             | 3        | 2.8<br>2.8 | 5.0<br>4.9                                                          | 9.3<br>8.0 | 2.8<br>2.8                               | 11.0<br>10.2                            | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>APAR to BPAR or BPAR to APAR         | 1        | 1.5<br>1.5 | 3.1<br>2.5                                                          | 3.9<br>3.1 | 1.5<br>1.5                               | 4.8<br>3.9                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay APAR to ERRA or BPAR to ERRB            | 6        | 1.0<br>1.0 | 2.5<br>2.5                                                          | 3.3<br>3.3 | 1.0<br>1.0                               | 4.3<br>3.9                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay ODD/EVEN to APAR or BPAR                | 5        | 2.5<br>2.5 | 4.1<br>3.9                                                          | 5.1<br>5.0 | 2.5<br>2.5                               | 6.1<br>5.7                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay ODD/EVEN to ERRA or ERRB                | 4        | 2.5<br>2.5 | 4.1<br>4.0                                                          | 6.1<br>5.5 | 2.5<br>2.5                               | 7.1<br>6.6                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SEL to APAR or BPAR                  | 8        | 1.5<br>1.5 | 3.1<br>2.6                                                          | 4.0<br>3.4 | 1.5<br>1.5                               | 5.0<br>4.2                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SEL to ERRA or ERRB                  | 8        | 2.5<br>2.5 | 5.0<br>4.4                                                          | 7.5<br>5.9 | 2.5<br>2.5                               | 8.3<br>7.1                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEA to Bn or LEB to An               | 9        | 1.0<br>1.0 | 3.1<br>2.8                                                          | 4.2<br>4.3 | 1.0<br>1.0                               | 5.2<br>4.7                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEA to BPAR or LEB to APAR           | 9        | 2.8<br>2.8 | 5.5<br>5.1                                                          | 8.0<br>7.7 | 2.8<br>2.8                               | 9.7<br>9.1                              | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEA to ERRA or LEB to ERRB           | 7        | 1.1<br>1.2 | 5.4<br>5.8                                                          | 8.0<br>8.0 | 1.1<br>1.2                               | 9.2<br>9.6                              | ns   |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time OEA to An, APAR or OEB to Bn, BPAR     | 11, 12   | 1.0<br>1.0 | 2.6<br>2.3                                                          | 3.6<br>3.2 | 1.0<br>1.0                               | 5.1<br>4.5                              | ns   |
| t <sub>PHZ</sub>                     | Output disable time<br>OEA to An, APAR or OEB to Bn, BPAR | 11, 12   | 2.5<br>1.5 | 3.9<br>2.8                                                          | 5.6<br>4.1 | 2.5<br>1.5                               | 6.0<br>4.4                              | ns   |

### **AC SETUP REQUIREMENTS**

GND = 0V;  $t_R = t_F$  = 2.5ns;  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ 

|                                          |                                                               |          |                  | LIN                                | MITS                                                                                                                                                                                                    |      |  |
|------------------------------------------|---------------------------------------------------------------|----------|------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| SYMBOL                                   | PARAMETER                                                     | WAVEFORM | C <sub>L</sub> = | : +25°C<br>: +5.0V<br>50pF<br>500Ω | $\begin{aligned} & \textbf{T}_{amb} = -40 \text{ to } +85^{\circ}\text{C} \\ & \textbf{V}_{CC} = +5.0\text{V} \pm 10\% \\ & \textbf{C}_{L} = 50\text{pF} \\ & \textbf{R}_{L} = 500\Omega \end{aligned}$ | UNIT |  |
|                                          |                                                               |          | Min              | Тур                                | Min                                                                                                                                                                                                     |      |  |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time, High or Low<br>An, APAR to LEA or Bn, BPAR to LEB | 10       | 1.5<br>1.0       | 0.3<br>-0.1                        | 1.5<br>1.0                                                                                                                                                                                              | ns   |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>An, APAR to LEA or Bn, BPAR to LEB  | 10       | 1.5<br>1.0       | 0.1<br>-0.2                        | 1.5<br>1.0                                                                                                                                                                                              | ns   |  |
| t <sub>w</sub> (H)                       | Pulse width, High<br>LEA or LEB                               | 10       | 3.0              | 1.0                                | 3.0                                                                                                                                                                                                     | ns   |  |

74ABT16899 74ABTH16899

#### **AC WAVEFORMS**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 3.0V



Waveform 1. Propagation Delay, An to Bn, Bn to An, APAR to BPAR, BPAR to APAR



Waveform 2. Propagation Delay, An to BPAR or Bn to APAR



Waveform 3. Propagation Delay, An to ERRA or Bn to ERRB

# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899



Waveform 4. Propagation Delay, ODD/EVEN to ERRA or ODD/EVEN to ERRB



Waveform 5. Propagation Delay, ODD/EVEN to APAR or ODD/EVEN to BPAR

# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899



Waveform 6. Propagation Delay, APAR to ERRA or BPAR to ERRB



Waveform 7. Propagation Delay, LEA to  $\overline{\text{ERRA}}$  or LEB to  $\overline{\text{ERRB}}$ 

74ABT16899 74ABTH16899



Waveform 8. Propagation Delay, SEL to BPAR or SEL to APAR



Waveform 9. Propagation Delay, LEA to BPAR or LEB to APAR, LEA to Bn or LEB to An



Waveform 10. Data Setup and Hold Times, Pulse Width High

# 18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899



Waveform 11. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 12. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

### **TEST CIRCUIT AND WAVEFORM**



### **DEFINITIONS:**

R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value.

C<sub>L</sub> = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

R<sub>T</sub> = Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators.

| FAMILY    | INPUT         | INPUT PULSE REQUIREMENTS |                |                |                |  |  |  |  |  |  |  |  |
|-----------|---------------|--------------------------|----------------|----------------|----------------|--|--|--|--|--|--|--|--|
| FAMILY    | Amplitude     | Rep. Rate                | t <sub>w</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |  |  |  |  |  |  |
| 74ABT/H16 | 4ABT/H16 3.0V |                          | 500ns          | 2.5ns          | 2.5ns          |  |  |  |  |  |  |  |  |

SH00009

74ABT16899 74ABTH16899

### SSOP56: plastic shrink small outline package; 56 leads; body width 7.5 mm

SOT371-1



| UNIT | A<br>max. | Α <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | рb         | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE           | L   | Lp         | Q          | v    | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-------|--------------|-----|------------|------------|------|------|-----|------------------|----------|
| mm   | 2.8       | 0.4<br>0.2     | 2.35<br>2.20   | 0.25           | 0.3<br>0.2 | 0.22<br>0.13 | 18.55<br>18.30   | 7.6<br>7.4       | 0.635 | 10.4<br>10.1 | 1.4 | 1.0<br>0.6 | 1.2<br>1.0 | 0.25 | 0.18 | 0.1 | 0.85<br>0.40     | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN   | ISSUE DATE                      |
|--------------------|------------|----------|------|--|------------|---------------------------------|
|                    | IEC        | JEDEC    | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT371-1           |            | MO-118AB |      |  |            | <del>93-11-02</del><br>95-02-04 |

TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1mm

SOT364-1



18-bit latched transceiver with 16-bit parity generator/checker (3-State)

74ABT16899 74ABTH16899

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                           |  |
|---------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                        |  |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |  |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible production.                                                  |  |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03507

Let's make things better.

Philips Semiconductors



